Expressing early behavior specifications with branching visual scenarios
Expressing early behavior specifications with branching visual scenarios
dc.contributor.author | Asteasuain, Fernando | |
dc.contributor.author | Gamboa, Pablo Daniel | |
dc.contributor.author | Calonge, Federico | |
dc.contributor.author | D’Angiolo, Federico | |
dc.contributor.author | Díaz, Federico | |
dc.date.accessioned | 2023-11-30T17:02:15Z | |
dc.date.available | 2023-11-30T17:02:15Z | |
dc.date.issued | 2018-11 | |
dc.description.abstract | Branching logics enable the software engineer to express interesting type of properties and feature more efficient algorithms for model checking than linear logics. In this work we present an extension of the FVS language (based on a linear representation of systems' execution) in order to contemplate branching properties. The formal semantics of this extension, named Branching FVS, is also introduced in this work. As a case of study we model the behavior of a FLASH memory test chip, a classical hardware verification example. This is a particular domain where branching logics are heavily used to specify the expected behavior of systems. | |
dc.identifier.citation | Asteasuain,F.; Calonge,F.; D’Angiolo, F.; Díaz, F.; Gamboa, P. (2018). Expressing early behavior specifications with branching visual scenarios. En: Roberto Sotomayor, Lucia Rosario Malbernat, Miguel Méndez Garabetti; Felipe Evans (Comps.), CoNaIISI 2018 - Congreso Nacional de Ingeniería Informática – Sistemas de Información, Mar del Plata, Argentina, 2018, pp.1106-1112 | |
dc.identifier.uri | https://repositorio.uai.edu.ar/handle/123456789/2053 | |
dc.language.iso | en | |
dc.publisher | Edutecne | |
dc.subject | formal verification | |
dc.subject | branching behavior | |
dc.subject | model checking | |
dc.title | Expressing early behavior specifications with branching visual scenarios | |
dc.type | DOCUMENTOCONF |